Synopsys Taiwan Co., Ltd._台灣新思科技股份有限公司
管理類:DDR Design Verification Manager(有管理經驗佳)
9/26 Updated
Array
Full-time
Executive Level
6 ~ 10 applicants

Salary & Location

Salary negotiable
(Regular monthly salary of NT$40,000 or above)
新竹縣竹北市

Required

Work Experience
10年以上

Job Description

請上官網投遞此職缺:
https://careers.synopsys.com/job/hsinchu/asic-digital-design-manager/44408/70025499312
Job Description and Requirements
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.
Our Silicon Design & Verification business is all about building high-performance silicon chips—faster. We’re the world’s leading provider of solutions for designing and verifying advanced silicon chips. And we design the next-generation processes and models needed to manufacture those chips. We enable our customers to optimize chips for power, cost, and performance—eliminating months off their project schedules.
Manager, ASIC Digital Design
We're looking for a Manager, ASIC Digital Design, focusing on verification, to join the team.
The candidate would be working as part of a highly experienced DDR/LPDDR/HBM controller design and verification team, targeting the current and next generation DDR technology, such as HBM4, DDR5, LPDDR6. Solid theoretical and practical background in AXI, CHI, CRYPTO and RAS is a solid plus.
The position offers an excellent opportunity to work with a professional team responsible for delivering high-end designs from specification development to performing functional verification, performance analysis down to successful IP releases.
The controller IP development is very dynamic and provides an endless list of challenges. This work is very challenging, not only given the constant technological changes but also given the ownership and the need to charter unknown waters.
Does this sound like a good role for you?
Responsibilities
Provide strong leadership to engineers to ensure the exceptional quality.
Use SystemVerilog, UVM, C++ and scripting languages with industry-leading simulation tools and methodologies to verify complex designs.
Negotiate program objectives with Architecture, Design and Software teams. Lead the team through planning, architecting, defining strategy, documenting, execution, reviewing and closure of verification, and deliver on schedule and with good quality.
Make sure the team follow company’s rules of quality management.
Bring management skills to the team, support individual development and goal definition, whilst aligning team vision for outstanding results.
Collaborate effectively with multi-functional teams to tackle new challenges, using robust written and verbal abilities.
Support customers from all over the world in queries for verification.
Key Qualifications
Expert knowledge of verification languages and methodologies
Determines verification methods and procedures on new assignments and projects.
Frequently performs in project leadership role.
Fulfil DV ownership of verification complex IP at big partition level or Top-level
knowledge of DDR, LPDDR or HBM is preferred.
Excellent planning, execution and communication skills, with strong ability to collaborate across sites and disciplines
Experienced in managing an engineering team, to achieve organisational objectives and align teams.
Preferred Experience
Typically requires a minimum of 8+ years of related experience.
At this level, post-graduate coursework or knowledge base equivalent may be desirable.
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.
Number of Openings
1~1人
Educational Requirements
碩士以上
Field of Study Requirements
電機電子工程相關
Work Schedule
日班
Leave Policy
依公司規定

Job Skills

Digital Circuit Verification
數位電路驗證
Job Category
Digital IC Design Engineer
Other Engineering R&D Supervisors
▎關於Synopsys 新思科技名列美國標普500指數成分股,長期以來是全球排名第一的IC電子設計自動化(EDA)創新公司,也是排名第一的IC介面IP供應廠商,專門提供「矽晶到軟體(Silicon to Software™)」最佳的解決方案。不論是針對開發先進半導體系統單晶片(SoC)的設計工程師,或正在撰寫應用程式且要求高品質及安全性的軟體開發工程師,新思科技都能提供所需的解決方案,以協助工程師完成創新、高品質並兼具安全性的產品。更多詳情請造訪: http://www.synopsys.com。 新思科技1991年在台灣成立分公司,並於2012年底合併思源科技,目前員工總人數已達1300位,其中有超過500位的研發人才,是在台灣的跨國軟體企業中,擁有最大規模研發團隊的公司之一。新思科技持續為台灣培養半導體設計軟體人才,加速國內廠商產品開發與問市的時程,強化台灣在半導體國際市場的競爭力。 Synopsys注重包容性和多樣性,我們歡迎並考慮所有不同種族、膚色、宗教、國籍、性別、性取向、性別認同、年齡、退伍軍人或身心障礙的應徵者。 Synopsys 國內外獎項: ★2024 Great Place to Work 卓越職場認證 ★2024 Most loved place ★ 2023美國 Comparably Best Place To Work Awards 4大獎項: Diversity, Women, Culture, CEO ★2023 CandE award winner in APAC ★2023天下人才永續獎 外商組 第三名 ★2023育部體育署 運動企業認證 ★2023台北市職場性平認證 金質獎 ★2023人力銀行幸福企業科技研發業 金獎 ★2023新竹科學園區 友善職場工作平權 特優獎 新思台灣持續響應「2024 TALENT, in Taiwan,台灣人才永續行動聯盟」倡議與400+聯盟夥伴共同推動人才培育的希望工程,以實際行動強化人才競爭力。 2024年,我們秉持多元與共融理念,持續深耕在地並致力於人才培育,與台灣半導體產業共同成長茁壯,以提升台灣人才在半導體國際市場的競爭力,並期盼人人都能發揮潛能與優勢,為企業卓越與個人職場,寫下亮麗的篇章。 ▎關於我們 - Synopsys TAIWAN official website https://www.synopsys.com/zh-tw/taiwan/about-us.html
6 ~ 10 applicants