NVIDIA_新加坡商輝達開發有限公司台灣分公司
〔Student Intern 學生實習專區〕ASIC Physical Design Intern -2025
10/21 Updated
Part-time
Entry-level
11 ~ 30 applicants

Salary & Location

Salary negotiable
(Regular monthly salary of NT$40,000 or above)
新竹市

Required

Work Experience
不拘

Job Description

NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 25 years. It’s a unique legacy of innovation that’s fueled by great technology—and amazing people. Today, we’re tapping into the unlimited potential of AI to define the next era of computing. An era in which our GPU acts as the brains of computers, robots, and self-driving cars that can understand the world. Doing what’s never been done before takes vision, innovation, and the world’s best talent. As an NVIDIAN, you’ll be immersed in a diverse, supportive environment where everyone is inspired to do their best work. Come join the team and see how you can make a lasting impact on the world.
With the continuous improvement of chip technology, design scale and performance/power ratio, the physical design of digital chips is facing outstanding challenges in high frequency, low power consumption and multiple applications. High efficiency, high quality of the implementation of the construction chip is the guarantee of the company's competitiveness. As an ASIC-PD engineer at NVIDIA, you'll be responsible for the stage from RTL frozen to tape out, include synthesis, formal verification, constraints definition, timing closure/sign off, study on the timing impact of process and related methodology work. You will face the biggest challenge based on the most advanced process on building chips in the world.
What you'll be doing:
• Chip integration and netlist generation
• Synthesis
• RTL/netlist quality check
• Formal Verification
• Constraints creation and validation, timing budget.
• Work with ASIC team to analyze/resolve special timing issues.
• Cross-Team collaboration to implement chip partitioning and floorplan
• Work in conjunction with PR engineers to achieve timing closure for both partition and full chip level
• Achieve special mode timing closure, such as io, test, clock, async etc.
• Function eco creation
• Develop and improve entire timing closure flow from frontend (pre-layout) to backend (post-layout)
• Flow automation development for above areas
• Methodology in any of above areas.
Educational Requirements
碩士以上
Field of Study Requirements
電機電子工程相關
Work Schedule
0900-1800
Leave Policy
依公司規定
Job Category
Semiconductor Engineer
Hardware Development Engineer
11 ~ 30 applicants